diff options
| author | Julian Blake Kongslie | 2021-10-24 12:31:54 -0700 |
|---|---|---|
| committer | Julian Blake Kongslie | 2021-10-24 12:31:54 -0700 |
| commit | eb383e57277f7628c6ecca629637bb6ddfbe5b38 (patch) | |
| tree | b076edfef73836be091264fad46ccf6d14e266b7 /tcl/init.tcl | |
| parent | Work in progress from May 30 (diff) | |
| download | noncpu-eb383e57277f7628c6ecca629637bb6ddfbe5b38.tar.xz | |
Blinkenlights.
Diffstat (limited to '')
| -rw-r--r-- | tcl/init.tcl | 49 |
1 files changed, 46 insertions, 3 deletions
diff --git a/tcl/init.tcl b/tcl/init.tcl index 3466f17..9f296f3 100644 --- a/tcl/init.tcl +++ b/tcl/init.tcl | |||
| @@ -6,13 +6,56 @@ set_global_assignment -name TOP_LEVEL_ENTITY top | |||
| 6 | set_global_assignment -name VERILOG_INPUT_VERSION SYSTEMVERILOG_2005 | 6 | set_global_assignment -name VERILOG_INPUT_VERSION SYSTEMVERILOG_2005 |
| 7 | set_global_assignment -name VERILOG_MACRO "SYNTHESIS=1" | 7 | set_global_assignment -name VERILOG_MACRO "SYNTHESIS=1" |
| 8 | 8 | ||
| 9 | proc pin {loc net} { | 9 | proc pin {net loc} { |
| 10 | set_location_assignment -to $net "PIN_$loc" | 10 | set_location_assignment -to $net "PIN_$loc" |
| 11 | set_instance_assignment -name IO_STANDARD "3.3V LVTTL" -to $net | 11 | set_instance_assignment -name IO_STANDARD "3.3V LVTTL" -to $net |
| 12 | } | 12 | } |
| 13 | 13 | ||
| 14 | pin E1 native_clk | 14 | proc iopin {net loc} { |
| 15 | pin J15 reset_n | 15 | pin $net $loc |
| 16 | set_instance_assignment -name WEAK_PULL_UP_RESISTOR ON -to $net | ||
| 17 | } | ||
| 18 | |||
| 19 | pin native_clk E1 | ||
| 20 | |||
| 21 | iopin reset_n J15 | ||
| 22 | |||
| 23 | iopin gpioa[1] L13 | ||
| 24 | iopin gpioa[2] L16 | ||
| 25 | iopin gpioa[3] L15 | ||
| 26 | iopin gpioa[4] K16 | ||
| 27 | iopin gpioa[5] P16 | ||
| 28 | iopin gpioa[6] R16 | ||
| 29 | iopin gpioa[7] N16 | ||
| 30 | iopin gpioa[8] N15 | ||
| 31 | iopin gpioa[9] N14 | ||
| 32 | iopin gpioa[10] P15 | ||
| 33 | iopin gpiob[13] N8 | ||
| 34 | iopin gpiob[14] P8 | ||
| 35 | iopin gpiob[15] M8 | ||
| 36 | iopin gpiob[16] L8 | ||
| 37 | iopin gpiob[17] R7 | ||
| 38 | iopin gpiob[18] T7 | ||
| 39 | iopin gpiob[19] L7 | ||
| 40 | iopin gpiob[20] M7 | ||
| 41 | iopin gpiob[21] R6 | ||
| 42 | iopin gpiob[22] T6 | ||
| 43 | iopin gpiob[23] T2 | ||
| 44 | iopin gpiob[24] M6 | ||
| 45 | iopin gpiob[25] R5 | ||
| 46 | iopin gpiob[26] T5 | ||
| 47 | iopin gpiob[27] N5 | ||
| 48 | iopin gpiob[28] N6 | ||
| 49 | iopin gpioc[31] R4 | ||
| 50 | iopin gpioc[32] T4 | ||
| 51 | iopin gpioc[33] N3 | ||
| 52 | iopin gpioc[34] P3 | ||
| 53 | iopin gpioc[35] R3 | ||
| 54 | iopin gpioc[36] T3 | ||
| 55 | iopin gpioc[37] P6 | ||
| 56 | iopin gpioc[38] P2 | ||
| 57 | iopin gpioc[39] P1 | ||
| 58 | iopin gpioc[40] R1 | ||
| 16 | 59 | ||
| 17 | # This is the clock for timing-driven synthesis, not timing analysis. | 60 | # This is the clock for timing-driven synthesis, not timing analysis. |
| 18 | # See clocks.sdf for the other clock. | 61 | # See clocks.sdf for the other clock. |
