blob: 131678395db5b41ec638a28922aeba3d1ed2ee09 (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
|
module counter
#( parameter UROM = "<no file specified>"
, parameter UIP_BITS = 15
, parameter UROM_BITS = 8
, parameter BUS_BITS = 16
)
( input bit clk
, input bit reset
, input bit [UIP_BITS-1:0] uip
, inout bit [BUS_BITS-1:0] abus
, inout bit [BUS_BITS-1:0] dbus
);
bit [BUS_BITS-1:0] x;
typedef enum
{ LOAD
, INCREMENT
, DECREMENT
, OUTDATA
} CtrlBit;
bit [UROM_BITS-1:0] ctrl;
urom#(UROM, UIP_BITS, UROM_BITS) urom(uip, ctrl);
assign dbus = ctrl[OUTDATA] ? x : {(BUS_BITS){1'bZ}};
always @(posedge clk) begin
if (ctrl[LOAD]) begin
x <= dbus;
end else if (ctrl[INCREMENT]) begin
x <= x + 1;
end else if (ctrl[DECREMENT]) begin
x <= x - 1;
end
end
endmodule
|