blob: 1a3aaee6614d6bf9a8ac7c8ae08d18b2fc1fa4b6 (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
|
module pc
#( parameter UROM = "<no file specified>"
, parameter UIP_BITS = 15
, parameter UROM_BITS = 8
, parameter BUS_BITS = 16
, parameter RESET = 0
)
( input bit clk
, input bit reset
, input bit [UIP_BITS-1:0] uip
, inout bit [BUS_BITS-1:0] abus
, inout bit [BUS_BITS-1:0] dbus
);
bit [BUS_BITS-1:0] addr;
typedef enum
{ LOAD
, INCREMENT
, OUTADDR
} CtrlBit;
bit [UROM_BITS-1:0] ctrl;
urom#(UROM, UIP_BITS, UROM_BITS) urom(uip, ctrl);
assign abus = ctrl[OUTADDR] ? addr : {(BUS_BITS){1'bZ}};
always @(posedge clk) begin
if (reset) begin
addr <= RESET;
end else begin
addr <= (ctrl[LOAD] ? abus : addr) + (ctrl[INCREMENT] ? 1 : 0);
end
end
endmodule
|