blob: a48f96de7d74afaa5851a6d93df1868b9f97d652 (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
|
`include "defs.svh"
module mem_arbiter
( input bit clock
, input bit reset
, output bit command_ready
, input bit command_valid
, input ram_command_t command_data
, output bit [`NUM_PDPS-1:0] pdp_ready
, input bit [`NUM_PDPS-1:0] pdp_valid
, input pdp_command_t [`NUM_PDPS-1:0] pdp_data
, input bit ram_ready
, output bit ram_valid
, output ram_command_t ram_data
);
bit [`NUM_PDPS:0] hold_valid;
ram_command_t [`NUM_PDPS:0] hold_data;
bit [$clog2(`NUM_PDPS+1):0] selector;
always @(posedge clock) begin
if (reset) begin
command_ready = 0;
for (int i = 0; i < `NUM_PDPS; ++i)
pdp_ready[i] = 0;
ram_valid = 0;
for (int i = 0; i < `NUM_PDPS+1; ++i)
hold_valid[i] = 0;
selector = 0;
end else begin
if (ram_ready) ram_valid = 0;
if (hold_valid == 0) begin
if (command_ready && command_valid) begin
hold_valid[0] = 1;
hold_data[0] = command_data;
hold_data[0].tag = 0;
end
for (int i = 0; i < `NUM_PDPS; ++i) begin
if (pdp_ready[i] && pdp_valid[i]) begin
hold_valid[i+1] = 1;
hold_data[i+1].address[`RAM_ADDRESS_BITS-1:`PDP_ADDRESS_BITS] = i;
hold_data[i+1].address[`PDP_ADDRESS_BITS-1:$clog2(`RAM_LINE_WORDS)] = pdp_data[i].address;
hold_data[i+1].write = pdp_data[i].write;
hold_data[i+1].data = pdp_data[i].data;
hold_data[i+1].mask = pdp_data[i].mask;
hold_data[i+1].tag = i+1;
end
end
end
if (hold_valid != 0) begin
automatic bit ram_was_valid = ram_valid;
for (int i = 0; i < `NUM_PDPS+1; ++i) begin
automatic int j = selector + i;
if (j > `NUM_PDPS) j = j - (`NUM_PDPS+1);
if (!ram_valid && hold_valid[j]) begin
ram_valid = 1;
ram_data = hold_data[j];
hold_valid[j] = 0;
end
end
if (ram_valid && !ram_was_valid) begin
if (selector == `NUM_PDPS)
selector = 0;
else
++selector;
end
end
command_ready = hold_valid == 0;
for (int i = 0; i < `NUM_PDPS; ++i)
pdp_ready[i] = hold_valid == 0;
end
end
endmodule
|